# Simple Snake CECS 361 Fall 2021

Pi Oliver Justin Salazar Mariam Bekhit

# RUNTIME

- Controlled via onboard
  pushbuttons (Left, Right, Up,
  Down).
- □ Score increments upon snake colliding with apple.
- ☐ Time increments every second.
- □ Apple randomizes location after being eaten.
- ☐ Reset stats and snake position upon colliding with boundary.

#### Game Runtime





- □ 12-Bit RGB output, 4-bits per color.
- □ 25 MHz Pixel clock



\*From board reference manual

### VGA timing standard for 640 x 480 resolution @ 60 Hz with a 25 MHz pixel clk

| Parameter       | Time<br>(Vsync) | Lines<br>(Vsync) | Time<br>(Hsync) | Clks<br>(Hsync) |
|-----------------|-----------------|------------------|-----------------|-----------------|
| Sync<br>Pulse   | 16.7ms          | 521              | 32us            | 800             |
| Display<br>Time | 15.36ms         | 480              | 25.6us          | 640             |
| Pulse<br>Width  | 64us            | 2                | 3.84us          | 96              |
| Front<br>Porch  | 320us           | 10               | 640ns           | 16              |
| Back<br>Porch   | 928us           | 29               | 1.92us          | 48              |

# SEVEN SEGMENT

- 8 x 7-Segment Display
- 8 Anodes, 8 Cathodes, shared between digits.
- Display multiplexing is used to display game time (left) and score (right) with limited connections.
- Switching between digits occurs so quickly, human eye perceives image at static.



An example of the display multiplexing slowed down to  $4\mathrm{Hz}$ 

# LINEAR FEEDBACK SHIFT REGISTER

We implemented a Linear Feedback Shift Register to generate a Pseudo-Random sequence that outputs 5-bit number per generator. Our pseudo-random sequence has a period of 15 clk cycles before it overflows and repeats from the first value.



### REFERENCES

Krishnajith S S Follow Student at National Institute of Technology. "Snake Game on FPGA in Verilog." SlideShare, <a href="https://www.slideshare.net/sskrishnajith/snake-game-on-fpga-in-verilog">https://www.slideshare.net/sskrishnajith/snake-game-on-fpga-in-verilog</a>.

Pong Game, https://www.fpga4fun.com/PongGame.html.

user3100088user3100088 30533 gold badges88 silver badges1919 bronze badges, et al. "Snake Game Using FPGA (Altera)." Stack Overflow, 1 Mar. 1962, <a href="https://stackoverflow.com/questions/20839209/snake-game-using-fpga-altera">https://stackoverflow.com/questions/20839209/snake-game-using-fpga-altera</a>.

P. P. Chu, "VGA Controller I: Graphic" in FPGA Prototyping by Verilog Examples Xilinx Spartan-3 Version. Hoboken, NJ: Wiley, 2008, ch. 13, pp. 309-340. P. P. Chu, "VGA Controller I: Graphic" in FPGA Prototyping by Verilog Examples Xilinx Spartan-3 Version. Hoboken, NJ: Wiley, 2008, ch. 13, pp. 309-340.

N. V. Satanarayana Murthy, "Video Graphics Array interfacing through Artix-7", International Research Journal of Engineering and Technology (IRJET), vol. 3, issue 3, pp. 1688-1695 Available: https://www.irjet.net/archives/V3/i3/IRJET-V3I3353.pdf

Digilent, Nexys A7 Reference Manual, Digilent [Online]. Available: https://digilent.com/reference/programmable-logic/nexys-a7/reference-manual

Video Electronic Standards Association (VESA), VESA and Industry Standards and Guidelines for Computer Display Monitor Timing (DMT), VESA [Online]. Available: https://glenwing.github.io/docs/VESA-DMT-1.13.pdf

Dell, Dell™ ST2010-BLK Flat Panel Monitor User's Guide, Dell [Online]. Available: <a href="https://downloads.dell.com/manuals/all-products/esuprt\_electronics/esuprt\_display/dell-st2010wfp\_user's%20guide\_en-us.pdf">https://downloads.dell.com/manuals/all-products/esuprt\_electronics/esuprt\_display/dell-st2010wfp\_user's%20guide\_en-us.pdf</a>

D. Lovegrove, I. Sweetland, K. Jacobson, R. Alves, "Snake" on an FPGA, Instructables [Online]. Available: <a href="https://www.instructables.com/Snake-on-an-FPGA-Verilog/">https://www.instructables.com/Snake-on-an-FPGA-Verilog/</a>

P. Schaumont, ECE 4514 Digital Design II Lecture 6: A Random Number Generator in Verilog, Worcester Polytechnical Institute [Online]. Available: <a href="http://rdsl.csit-sun.pub.ro/docs/PROIECTARE%20cu%20FPGA%20CURS/lecture6[1].pdf">http://rdsl.csit-sun.pub.ro/docs/PROIECTARE%20cu%20FPGA%20CURS/lecture6[1].pdf</a>